Daniel J. Friedman, Mounir Meghelli, et al.
IBM J. Res. Dev
A monolithic clock and data recovery PLL circuit is implemented in a digital silicon bipolar technology without modification. The only external component used is the loop filter capacitor. A self-aligned data recovery architecture combined with a novel phase-detector design eliminates the need for nonlinear processing and phase shifter stages. This enables a simpler design with low power and reduced dependence on the bit rate. At 2.3 Gb/s, the test chip consumes 100 mW from a −3.6-V supply, excluding the input and output buffers. The worst-case rms jitter of the recovered clock is less than 14 Ps with 223 − 1 pseudorandom bit sequence. © 1993 IEEE
Daniel J. Friedman, Mounir Meghelli, et al.
IBM J. Res. Dev
Timothy O. Dickson, Zeynep Toprak Deniz, et al.
IEEE JSSC
Scott K. Reynolds, Brian A. Floyd, et al.
IEEE Journal of Solid-State Circuits
Seshadri Subbanna, Gregory Freeman, et al.
Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers