Jorge Guerra, Wendy Belluomini, et al.
EuroSys 2008
A 2.2GHz 53×54 bit pipelined multiplier is fabricated in 130nm CMOS technology with an area of 0.15mm2. The circuit implementation results in a 50% size reduction over the previously reported values. The circuit operates at 2.2GHz and uses 522mW at 80% switching factor, a 1.2V supply and 25°C.
Jorge Guerra, Wendy Belluomini, et al.
EuroSys 2008
Juan Antonio Carballo, David L. Cohn, et al.
SPIE Advanced Microelectronic Manufacturing 2003
Joachim Clabes, Joshua Friedrich, et al.
ISSCC 2003
Jing Li, Robert Montoye, et al.
VLSI Technology 2013