A shorted global clock design for multi-GHz 3D stacked chips
Liang-Teck Pang, Phillip J. Restle, et al.
VLSI Circuits 2012
A global clock distribution strategy used on several microprocessor chips is described. The clock network consists of buffered tunable trees or treelike networks, with the final level of trees all driving a single common grid covering most of the chip. This topology combines advantages of both trees and grids. A new tuning method was required to efficiently tune such a large strongly connected interconnect network consisting of up to 6 m of wire and modeled with 50 000 resistors, capacitors, and inductors. Variations are described to handle different floor-planning styles. Global clock skew as low as 22 ps on large microprocessor chips has been measured.
Liang-Teck Pang, Phillip J. Restle, et al.
VLSI Circuits 2012
Steven C. Chan, Phillip J. Restle, et al.
IEEE Journal of Solid-State Circuits
Sophie Verdonckt-Vandebroek, Bernard S. Meyerson, et al.
IEEE Transactions on Electron Devices
Yuan Taur, D.S. Zicherman, et al.
IEEE Electron Device Letters