Azita Emami-Neyestanak, Aida Varzaghani, et al.
IEEE Journal of Solid-State Circuits
A 6b 10 tap-full rate distributed arithmetic digital finite impulse response filter (DFIR) is reported using dynamic logic datapath with independent precharge and compute signals per domino stage. The basic architecture of the filter is full rate, distributed arithmetic with signed-digit offset binary (SDOB) number representation. Two 8b 16-entry loadable tables contain the precomputed partial sums used by the distributed arithmetic algorithms.
Azita Emami-Neyestanak, Aida Varzaghani, et al.
IEEE Journal of Solid-State Circuits
S. Sun, F. Wang, et al.
CICC 2013
Ekaterina Laskin, Alexander Rylyakov
SiRF 2009
Aleksandar Risteski, Scott Reynolds, et al.
ECOC 2005