Jose Tierno, Alexander Rylyakov, et al.
ISSCC 2002
A 6b 10 tap-full rate distributed arithmetic digital finite impulse response filter (DFIR) is reported using dynamic logic datapath with independent precharge and compute signals per domino stage. The basic architecture of the filter is full rate, distributed arithmetic with signed-digit offset binary (SDOB) number representation. Two 8b 16-entry loadable tables contain the precomputed partial sums used by the distributed arithmetic algorithms.
Jose Tierno, Alexander Rylyakov, et al.
ISSCC 2002
Alexander Rylyakov, Clint Schow, et al.
ISSCC 2011
Koon-Lun Jackie Wong, Alexander Rylyakov, et al.
CSICS 2005
Didem Z. Turker, Alexander Rylyakov, et al.
VLSI Circuits 2009