Gautam R. Gangasani, Chun-Ming Hsu, et al.
IEEE JSSC
The design and experimental results of a low-power, low-area 5-tap DFE implemented in 45-nm SOI CMOS technology are reported. The DFE employs a low-power current-integrating summer with sampling front-end, which eliminates systematic frequency-dependent loss inherent in conventional integrating serial receivers. Further power and area savings are achieved through the use of a direct-feedback architecture and CMOS-style rail-to-rail clocking. The 5-tap DFE core occupies 73 x 50 μm2 and consumes 11 mW from a 1V supply when equalizing 12-Gb/s data passed over a 30" channel with 15dB of loss at 6 GHz. © 2008 IEEE.
Gautam R. Gangasani, Chun-Ming Hsu, et al.
IEEE JSSC
Kyu-Hyoun Kim, Paul W. Coteus, et al.
ISSCC 2008
John F. Bulzacchelli
CICC 2013
James F. Buckwalter, Mounir Meghelli, et al.
IEEE Journal of Solid-State Circuits